### ASNT5153-MOD DC-64*Gbps* Broadband Digital 2:1 Multiplexer/Selector - High speed broadband 2:1 Multiplexer/Selector (MUX) - Exhibits low jitter and limited temperature variation over industrial temperature range - Ideal for use as a high isolation selector switch or as a high speed 2-to-1 serializer - Ideal for high speed proof-of-concept prototyping - Fully differential CML input interface - Fully differential CML output interface with 600mV single-ended swing - Analog input clock common mode voltage control - Single -3.3*V* power supply - Power consumption: 500mW - Fabricated in SiGe for high performance, yield, and reliability #### **DESCRIPTION** Fig. 1. Functional Block Diagram The temperature stable and broadband ASNT5153-MOD SiGe IC can be utilized as either a high isolation selector switch or a high speed 2:1 serializer and is intended for use in high-speed measurement / test equipment. When employed as a selector switch, the IC can route one of its differential data input signals d0p/d0n or d1p/d1n to its differential output qp/qn while effectively blocking the other data input. Selection of a specific data input is achieved through appropriate external DC biasing of the selector signal inputs cp/cn. As a 2:1 serializer, the IC can receive high speed input data signals into d0p/d0n and d1p/d1n and effectively multiplex them into a double frequency rate NRZ output data signal by using a high speed input clock signal on its selector signal inputs cp/cn. The common-mode voltage levels of the input clock signals can be adjusted using the analog control inputs dcp/dcn. The part's I/O's support the CML logic interface with on chip 50*Ohm* termination to **vcc** and may be used differentially, AC/DC coupled, single-ended, or in any combination (see also POWER SUPPLY CONFIGURATION). In the DC-coupling mode, the input signal's common mode voltage should comply with the specifications shown in ELECTRICAL CHARACTERISTICS. In the AC-coupling mode, the input termination provides the required common mode voltage automatically. The differential DC signaling mode is recommended for optimal performance. #### POWER SUPPLY CONFIGURATION The part can operate with a negative supply (vcc = 0.0V = ground and vee = -3.3V). #### **ABSOLUTE MAXIMUM RATINGS** Caution: Exceeding the absolute maximum ratings shown in Table 1 may cause damage to this product and/or lead to reduced reliability. Functional performance is specified over the recommended operating conditions for power supply and temperature only. AC and DC device characteristics at or beyond the absolute maximum ratings are not assumed or implied. All max voltage limits are referenced to ground. Table 1. Absolute Maximum Ratings | Parameter | Min | Max | Units | |-----------------------------|-----|------|-------| | Supply Voltage (vee) | | -4.8 | V | | Power Consumption | | 0.72 | W | | RF Input Voltage Swing (SE) | | 1.0 | V | | Case Temperature | | +90 | °C | | Storage Temperature | -40 | +100 | °C | | Operational Humidity | 10 | 98 | % | | Storage Humidity | 10 | 98 | % | #### **TERMINAL FUNCTIONS** | TERMINAL | | | DESCRIPTION | | | | | | |----------------------------------------------------------------------------------------------------------------|-----------------------------|--------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | No. | Type | | | | | | | | | High-Speed I/Os | | | | | | | | | | 11 | CML | Differentia | al data input signals with internal SE 50 <i>Ohm</i> termination to | | | | | | | 12 | input | VCC | | | | | | | | 9 | CML | Differentia | al data input signals with internal SE 50 <i>Ohm</i> termination to | | | | | | | 8 | input | vcc | | | | | | | | 2 | CML | Differentia | al clock input signals with internal SE 50 <i>Ohm</i> termination | | | | | | | 3 | input | to VCC | | | | | | | | 10 | Analog | cp commo | on mode control voltage | | | | | | | 4 | inputs | cn common mode control voltage | | | | | | | | 6 | CML | Differentia | al data output signals with internal SE 50 <i>Ohm</i> termination | | | | | | | 5 | output | to vcc. Als | so require external SE 50 <i>Ohm</i> termination to <b>vcc</b> | | | | | | | qn 5 output to VCC. Also require external SE 50 <i>Ohm</i> termination to VCC Supply and Termination Voltages | | | | | | | | | | Description | | | Pin Number | | | | | | | Ground (0V) | | (V( | 13 | | | | | | | | | | | | | | | | | V Negative power supply | | r supply | 1, 7 | | | | | | | (-3.3 <i>V</i> ) | | | · | | | | | | | | No. 11 12 9 8 2 3 10 4 6 5 | No. Type 11 CML 12 input 9 CML 8 input 2 CML 3 input 10 Analog 4 inputs 6 CML 5 output Descripti Ground (( | No. Type 11 CML Differentian vcc 9 CML Differentian vcc 2 CML Differentian vcc 10 Analog cp common common common common common common common comput to vcc. Also supply Description Ground (0V) | | | | | | ## **ELECTRICAL CHARACTERISTICS** | PARAMETER | MIN | TYP | MAX | UNIT | COMMENTS | | | | |-------------------------------------|----------------------------------|---------|----------|-------------|--------------------------------------------|--|--|--| | General Parameters | | | | | | | | | | -V | -3.1 | -3.3 | -3.5 | V | ±6% | | | | | GND | | 0.0 | | V | External ground | | | | | <i>I</i> vee | | 150 | | mA | | | | | | Power consumption | | 500 | | mW | | | | | | Junction temperature | -25 | 50 | 125 | $^{\circ}C$ | | | | | | | HS Input Data (d0p/d0n, d1p/d1n) | | | | | | | | | Data rate | DC | _ | 40 | Gbps | When used as a selector | | | | | Frequency | DC | | 20 | GHz | When used as a selector | | | | | Data rate | DC | | 32 | Gbps | When used as a multiplexer | | | | | Swing | 50 | | 800 | mV | Differential or SE, p-p | | | | | CM Voltage Level | vcc-0.8 | | VCC | V | Must match for both inputs | | | | | | | Н | IS Input | Clock (cp/c | n) | | | | | Frequency | DC | | 32 | GHz | | | | | | Swing | 50 | | 800 | mV | Differential or SE, p-p | | | | | CM Voltage Level | vcc-0.8 | | VCC | V | Must match for both inputs | | | | | Duty cycle | 45 | 50 | 55 | % | | | | | | | HS Output Data (qp/qn) | | | | | | | | | Data rate | DC | | 40 | Gbps | When used as a selector | | | | | Frequency | DC | | 20 | GHz | When used as a selector | | | | | Data rate | DC | | 64 | Gbps | When used as a multiplexer | | | | | Logic "1" level | | VCC | | V | | | | | | Logic "0" level | , | vcc-0.6 | | V | With external 50 <i>Ohm</i> DC termination | | | | | Rise/Fall times | 4 | 6 | 8 | ps | 20%-80% | | | | | Output Jitter | | | <1 | ps | Peak-to-peak | | | | | Common Mode Control Ports (dcp/dcn) | | | | | | | | | | Input Signal Range -3.3 0.0 V | | | | | | | | | ### PACKAGE INFORMATION Fig. 2. ASNT5153-MOD Package Drawing # REQUIRED INPUT SIGNAL ALIGNMENT Fig. 3. Input Signal Timing Diagram To ensure both maximum timing margins and low output signal jitter, limit the amount of peak to peak jitter on the input signals (D0, D1, and C) to only a few picoseconds. #### **REVISION HISTORY** | Revision | Date | Changes | | | |----------|---------|---------------|--|--| | 1.0.1 | 06-2017 | First release | | |